

## Intel<sup>®</sup> Atom™ Processor E6XX Memory Drive Strength Application Note

March 2012

Revision 1.0

Document number: 496824

**Intel Confidential** 

### **Contents**

- Introduction
- Design considerations
- Supported memory configurations
- Potential combinations
- Calculating memory loads
- File locations



#### Introduction

This document was created to assist system designers and developers with memory subsystem designs that are outside the specifications defined in the Intel® Atom™ E6xx Processor Platform Design Guide, document #433311.

The memory drive strength for the Intel Atom<sup>™</sup> E6xx processor can be modified by making changes to the Chipset Microcode (CMC), to better align with memory load requirements. However, it should be noted that the Intel<sup>®</sup> Atom<sup>™</sup> E6xx processor is limited to two memory drive strength configurations:  $39 \Omega$  and  $24 \Omega$ 

Intel strongly recommends that if memory drive strength changes are introduced, system designers must perform thorough signal integrity and timing simulations for each memory configuration.



### **Design considerations**

- The Intel Atom™ E6xx processor Chipset Microcode (CMC) sets the memory drive strength
- Memory drive strengths are mainly affected by the number of memory devices. Minimal impact from trace length and trace width (board form factor design)
- Current CMC configures the memory drive strength according the number of devices (number of loads). The Intel Atom™ E6xx processor CMC calculates the load based on the GPIO strapping for memory. Refer to section 7.7 in the Intel® Atom™ Processor E6xx Series based Platform Design Guide – Doc#433311.
- The default for 2/4 loads is DQ/DQS/RCVen (39  $\Omega$ ), CK (39  $\Omega$ ) and CMD/CTRL/ADD (39  $\Omega$ )
- The default for 8 loads is DQ/DQS/RCVen (39  $\Omega$ ), CK (24  $\Omega$ ) and CMD/CTRL/ADD (24  $\Omega$ )
- The customized CMC sets the desired configuration which will override how the GPIO strapping is set on the platform.



# Intel E6XX processor memory configurations Supported memory drive strength (Defaults)





### Potential drive strength combinations

| Configuration | DQ/DQS<br>(Ω) | CK<br>(Ω) | ADD/CTRL<br>(Ω) | To use CMC File name:             |
|---------------|---------------|-----------|-----------------|-----------------------------------|
| 2/4 loads     | 39            | 39        | 39              | C0_22111.bin *                    |
|               | 39            | 24        | 24              | C0_22111_DQ39_ADDRCTR24_CLK24.bin |
|               | 39            | 39        | 24              | C0_22111_DQ39_ADDRCTR24_CLK39.bin |
|               | 39            | 24        | 39              | C0_22111_DQ39_ADDRCTR39_CLK24.bin |
| 8 loads       | 39            | 24        | 24              | C0_22111.bin *                    |
|               | 24            | 24        | 24              | C0_22111_DQ24_ADDRCTR24_CLK24.bin |

\* (Default CMC)



### Calculating memory loads

The E6XX memory controller supports a single, 32 bit channel with x8 and x16 data width DRAMs.

#### 8 loads would be:

$$\frac{32bits}{rank} \times 2rank$$

$$\frac{8bits}{load}$$

#### 4 loads can be:

$$\frac{32bits}{rank} \times 1rank$$
 or  $\frac{32bits}{rank} \times 2ranks$ 

#### 2 loads would be:

$$\frac{32bits}{rank} \times 1rank$$

$$\frac{16bits}{load}$$

E6XX supports 8 loads,4 loads and 2 loads. Refer to PDG section 4.4 for configurations.





#### **File locations**

The Intel® Atom™ Processor E6xx Series Chipset Microcode, additional drivers & documentation can be found on the Intel® Embedded design center website under:

http://www.intel.com/p/en US/embedded/hwsw/hardware/atom-e6xx/software

